# Reading pref.tcl
# do D:/02_LSCC/13_VHDL/LAB01/LAB01/Sim001/Sim001.mdo
# Loading project Sim001
# Model Technology ModelSim - Lattice FPGA Edition vcom 2023.3 Compiler 2023.07 Jul 18 2023
# Start time: 08:44:30 on Aug 21,2024
# vcom -reportprogress 300 -work work D:/02_LSCC/13_VHDL/LAB01/LAB01/source/impl_1/Decoder_7Seg.vhd 
# -- Loading package STANDARD
# -- Loading package TEXTIO
# -- Loading package std_logic_1164
# -- Compiling entity seven_segment_decoder
# -- Compiling architecture Behavioral of seven_segment_decoder
# End time: 08:44:30 on Aug 21,2024, Elapsed time: 0:00:00
# Errors: 0, Warnings: 0
# Model Technology ModelSim - Lattice FPGA Edition vcom 2023.3 Compiler 2023.07 Jul 18 2023
# Start time: 08:44:30 on Aug 21,2024
# vcom -reportprogress 300 -work work D:/02_LSCC/13_VHDL/LAB01/LAB01/seven_segment_decoder_tb.vhd 
# -- Loading package STANDARD
# -- Loading package TEXTIO
# -- Loading package std_logic_1164
# -- Loading package NUMERIC_STD
# -- Compiling entity testbench
# -- Compiling architecture behavior of testbench
# ** Warning: D:/02_LSCC/13_VHDL/LAB01/LAB01/seven_segment_decoder_tb.vhd(63): (vcom-1207) An abstract literal and an identifier must have a separator between them.
# ** Warning: D:/02_LSCC/13_VHDL/LAB01/LAB01/seven_segment_decoder_tb.vhd(65): (vcom-1207) An abstract literal and an identifier must have a separator between them.
# End time: 08:44:30 on Aug 21,2024, Elapsed time: 0:00:00
# Errors: 0, Warnings: 2
# vsim -L work -L pmi_work -L ovi_lfcpnx -suppress vsim-7033,vsim-8630,3009,3389 testbench 
# Start time: 08:44:30 on Aug 21,2024
# //  ModelSim - Lattice FPGA Edition 2023.3 Jul 18 2023
# //
# //  Copyright 1991-2023 Mentor Graphics Corporation
# //  All Rights Reserved.
# //
# //  ModelSim - Lattice FPGA Edition and its associated documentation contain trade
# //  secrets and commercial or financial information that are the property of
# //  Mentor Graphics Corporation and are privileged, confidential,
# //  and exempt from disclosure under the Freedom of Information Act,
# //  5 U.S.C. Section 552. Furthermore, this information
# //  is prohibited from disclosure under the Trade Secrets Act,
# //  18 U.S.C. Section 1905.
# //
# Loading std.standard
# Loading std.textio(body)
# Loading ieee.std_logic_1164(body)
# Loading ieee.numeric_std(body)
# Loading work.testbench(behavior)
# Loading ovi_lfcpnx.GSR
# Loading ovi_lfcpnx.GSR_CORE
# Loading ovi_lfcpnx.gsr_center
# Loading ovi_lfcpnx.VHI
# Loading ovi_lfcpnx.VLO
# Loading work.seven_segment_decoder(behavioral)
# ** Warning: (vsim-3934) [TFMPC] - Missing VHDL connection for formal Verilog port 'CLK'.
#    Time: 0 ps  Iteration: 0  Instance: /testbench/GSR_INST File: D:/02_LSCC/13_VHDL/LAB01/LAB01/seven_segment_decoder_tb.vhd Line: 48
# .main_pane.wave.interior.cs.body.pw.wf
# End time: 08:44:58 on Aug 21,2024, Elapsed time: 0:00:28
# Errors: 0, Warnings: 6
